# A Spice Behavioral Model of Tunnel Diode: Simulation and Application #### Messaadi Lotfi Department of Electronics, University of Batna Advanced Electronic Laboratory (LEA) Batna, Algeria Lotfi.messaadi@gmail.com Abstract— This paper provides an Analog Behavioral Model (ABM) in PSpice of a tunnel diode The PSpice parameters are implemented as separate parameterized blocks constructed from SPICE (ABM) controlled sources and extracted through experiment. A tunnel diode based oscillator is also proposed and simulated using circuit analysis software. The behavior of the tunnel diode is simulated and compared to the measured data to show the accuracy of the PSpice model. Close agreement was obtained between the simulation and experimental results. Keywords— Tunnel diode; tunnel diode oscillator (TDO); Spice simulation; resonant tunneling diode (RTD); Analog behavioral modeling (ABM). #### I. INTRODUCTION Leo Esaki invented a tunnel diode, which is also known as "Esaki diode" on behalf of its inventor. It's a high conductivity two terminal P-N junction diode doped heavily about 1000 times greater than a conventional junction diode. Because of heavy doping depletion layer width is reduced to an extremely small value of 1/10000 m. Reverse breakdown voltage is also reduced to very small value~0 resulting in appearance of the diode to be broken for any reverse voltage and a negative resistance section is produced in the volt-ampere characteristics of the diode. Following Esaki's discovery, tunnel diodes have received interest because of their remarkable multivalued I-V characteristic and inherent high switching speeds. They have been used in circuits such as amplifiers [1], oscillators, pulse generators, and analog-to-digital converters (ADCs) [2]. More recently it has been shown that incorporating tunnel diodes (Esaki diodes or resonant tunneling diodes (RTDs)) with transistors can improve circuit performance, by increasing the speed of signal processing circuitry or decreasing power consumption at the same speed. A variety of these hybrids III – V transistor/RTD circuits have been demonstrated, e.g., ADCs and oscillators. A new tunnel diode differential comparator has been proposed which lowers power dissipation by a factor of two relative to a transistor-only comparator while also increasing speed [3]. ### Dibi Zohir Department of Electronics, University of Batna Advanced Electronic Laboratory (LEA) Batna, Algeria zohirdibi@yahoo.fr Tunnel diodes are usually fabricated from germanium, gallium arsenide, or gallium antimonide [4]. Silicon is not used in the construction of tunnel diode because Ip/Iv is maximum in case of Gallium arsenide. (Ip=Peak value of forward current and IV= Valley current). This ratio is very small for silicon and is of the order of 3. Ordinarily they are manufactured by alloying from gallium arsenide. Source materials are highly doped semiconductor crystals with an impurity concentration of the order 1025 per cubic meter. Although PSpice does not include a built-in model for a resonant tunneling diode, various ways can be used to implement and incorporate a suitable RTD model [2]. Three different ways have been used in the present work to obtain a PSpice-compatible model for the RTD. They are all based on the experimental I –V characteristics of the RTD and its large signal equivalent circuit. This model is then used to simulate a variety of circuits consisting mainly of a sinusoidal signal generator, a three state OR gate, a three state inverter and a frequency multiplier. The analyzed circuits are characterized mainly by their reduced complexity and ease of analysis. Fig. 1. Measured current-voltage characteristics (open circles) of a GeEsaki diode (TD266, Germanium Power Devices, Andover, MA). Three current components, band-to-band tunnel current, excess/valley current, and thermal/diffusion current, are shown. The behavior of the tunneling current in a degenerate p+ n+ junction can be understood by considering the computed energy band diagram of Fig. 1 shown at zero bias in Fig. 2 (a). When a forward bias is applied, Fig. 2 (b), electrons in the n-type semiconductor can tunnel through the narrow depletion width to the available states in the p-type semiconductor and the current increases; the peak current density is achieved when the overlap between occupied states in the conduction band of the n-side and empty electron states in the valence band of the p-side is maximized. Fig. 2. Computed energy band diagram of an abrupt p+n+ junction with p and n dopant densities as 1 x 1020 cm-3 for (a) zero bias, (b) forward bias of 100 mV, II. A further increase in the forward bias causes a decrease in the tunneling current density until Ec on the n-side and Ev on the p-side align, Fig. 2 (c), and there are no more states available to tunnel to as the electrons now see the forbidden gap. Defects in the semiconductor however, can lead to states in the forbidden gap and defect assisted tunneling, a phenomenon known as the excess current. Increasing the bias, increases the thermionic current as the built-in barrier reduces. Figure 2 (d) shows the reverse bias condition where Zener tunneling dominates and the current increases super-exponentially with reverse bias. Fig. 3. Computed energy band diagram of an abrupt p+n+ junction with p and n dopant densities as 1 x 1020 cm-3 for(c) forward bias of 295 mV, and (d) reverse bias of -350 mV. Wherever Times is specified, Times Roman or Times New Roman may be used. If neither is available on your word processor, please use the font closest in appearance to Times. Avoid using bit-mapped fonts. True Type 1 or Open Type fonts are required. Please embed all fonts, in particular symbol fonts, as well, for math, etc. #### III. THE ESAKI TUNNEL DIODE The intrinsic Esaki tunnel diode model consists of an ideal tunnel diode a nonlinear capacitor and a nonlinear resistor, see Figure 4. Fig. 4. Esaki tunnel diode circuit model. An analytic expression for tunneling current density in a p+n+ junction is given by Sze [7] for the indirect tunneling case, $$J_{T} = \frac{\sqrt{2} \cdot q^{3} m^{*\frac{1}{2}} \mathcal{E} V_{a}}{4 \cdot \pi^{2} \eta^{2} E_{q}^{\frac{1}{2}}} exp(\frac{-4\sqrt{2}m^{*} \cdot (E_{g} - \eta w)^{\frac{3}{2}}}{3 \cdot \xi \cdot q \cdot \eta})$$ (1) Where q is the electron charge, m\* is the carrier effective mass, $\xi$ is the maximum junction electric field, Va is the applied reverse voltage, $\eta = h/2\pi$ is Planck's constant, g E is the bandgap of the semiconductor (for Si g E = 1.12 eV at 300 K), and $\eta$ .w is the phonon energy. The phonon term is small compared to the bandgap energy (0.063 eV for the optical phonon in Si) and can be ignored. The depletion layer introduces a junction depletion capacitance, which is bias dependent and it is given by $$\frac{1}{C_n^2} = \frac{2(V_{bi} - V_J - 2V_T)}{A^2 \cdot q \cdot \mathcal{E} \cdot m^*}$$ (2) Where $C_n$ is the junction capacitance of tunnel diode, Vbi is the built-in potential voltage, Vj is the voltage across the p-n junction, $V_T$ is the thermal voltage, A is junction area, q is the # International Conference on Automation, Control, Engineering and Computer Science (ACECS'14) Proceedings - Copyright IPCO-2014, pp.186-191 ISSN 2356-5608 elementary charge and $\mathcal E$ is the relative permittivity of the material used to form the tunnel diode. The maximum electric field in an abrupt p-n junction, is related to the thickness of the depletion layer, W, by $$\xi = \frac{2(V_{bi} - V_a)}{w} \tag{3}$$ Where $V_{\text{bi}}$ is the junction built-in voltage. The depletion layer thickness is given by $$w = \sqrt{\frac{2.\mathcal{E}}{q} \frac{V_{bi} - V_a}{N_{eff}}} \tag{4}$$ Where $N_{\text{eff}}$ is the effective doping density which can be calculated using $$N_{eff} = \frac{N_A \cdot N_D}{N_A + N_D} \tag{5}$$ Where the terms $N_A$ and $N_D$ are the acceptor and donor densities, respectively. Using Eqs. (4) and (5), the expression for electric field becomes $$\xi = \sqrt{\frac{2.q.N_{eff}}{\varepsilon}(V_{bi} - V_a)}$$ (6) From Eq. (6), it is clear that to obtain a high electric field, high dopant densities are required. The tunnel diode current is typically described as the sum of three exponential functions derived from quantum mechanical considerations. This formulation appears in Sze [7], although here the physics is limited only to the forward-bias direction. Referring to Figure 1, this is expressed as $$I_{tot} = \frac{V(t)}{V_D} I_T + I_X + I_{TH} \tag{7}$$ Where $$I_T = I_P exp \left(1 - \frac{V(t)}{V_P}\right)$$ (8) $$I_X = I_V \exp(A_2(V(t) - V_V))$$ (9) $$I_{TH} = I_S(\exp\left(\frac{q.V_t}{KT}\right) - 1) \tag{10}$$ The first term is a closed-form expression of the tunneling current density which describes the behaviour particular to the tunnel diode. This includes the negative resistance region which captures the core functionality of the tunnel diode. The second term describes the excess tunneling current density while the third term is the normal diode characteristic. In (8), IP is the peak current density and VP is the corresponding peak voltage. In (9), Ivis the peak current density and Vvis the corresponding peak voltage. The parameter A2 represents an excess current prefactor. Finally, in (10), Is is the saturation current density, q is the charge of an electron, Kis Boltzmann's constant, and Tis the temperature in degrees Kelvin. The tunneling resistance can be obtained from the first part of equation (7) and is given by $$R = \left(\frac{dI}{dV}\right)^{-1} = -\left[\left(\frac{v(t)}{V_P} - 1\right)\frac{I_P}{V_P}\exp\left(1 - \frac{v(t)}{V_P}\right)\right]^{-1}(11)$$ When the tunnel diode is forward biased, the point at which the negative slope is maximum gives the minimum negative resistance. This value can approximate as follows: $$|R_{min}| = \frac{2V_p}{I_p} \tag{12}$$ This negative resistance is often exploited for switching, amplification and oscillation purposes, and therefore implemented in high speed switching circuits and microwave amplifier and oscillators. Typical values of the peak –to- peak valley current ratio ( $I_P/I_V$ ) the peak voltage ( $V_P$ ), and the valley voltage ( $V_V$ ) of Ge, Si and GaAs tunnel diodes are listed in table I TABLE I. TYPICAL PARAMETERS OF TUNNEL DIODES | Semiconductor | $(I_P/I_V)$ | $V_P(V)$ | $V_{V}(V)$ | |---------------|-------------|----------|------------| | Ge | 8 | 0.055 | 0.35 | | Si | 3.5 | 0.065 | 0.42 | | GaAs | 15 | 0.15 | 0.5 | ### IV. ANALOG BEHAVIORAL MODEL OF TUNNEL DIODE The tunnel diode has frequently been used as an example of SPICE device modeling using polynomials. The static current/voltage characteristic of the device contains a region of negative dynamic resistance. The transitions from positive to negative resistance and back again are smooth - there are no discontinuities in slope and the device does not exhibit hysteresis. The device is only operated in the vicinity of the negative resistance region; typically a span of one or two volts. These attributes make the device eminently suitable for polynomial representation (it is no coincidence that this device has been used for illustration so often in the past). Main characteristics of a tunnel diode current/voltage curve are peak voltage and current (Vp, Ip), valley voltage and current (Vv, Iv) and projected peak voltage (Vpp). Specific device parameters for this model: VP=50mV; Ip=5mA; Vv=370mV; $I_V = 370uA$ ; Vpp = 525mV Current flow in a tunnel diode is due to three distinct effects [8]: thermal current (analogous to a conventional diode), tunnel current (due to direct tunneling) and excess current (due to indirect tunneling). Writing these three terms in PSpice's extended syntax Fig. 5. PSpice ABM Tunnel Diode Model Fig. 6. SPICE ABM Tunnel Diode Model Inserted in Spice Library ### V. SIMULATION RESULTS The parameterized Esaki tunnel diode model described above was implemented in Spice library [9]. Simulated *I-V* characteristics of the tunnel diode using the parameter values in Table II TABLE II. ESAKI TUNNEL DIODE PARAMETERS USED IN TRANSIENT SIMIJI ATION | Parameter | Value | | |---------------------------|-------|--| | $V_{ m PP}$ | 525mV | | | $I_P$ | 4mA | | | $I_{ m V}$ | 370uA | | | $\mathbf{V}_{\mathbf{V}}$ | 370mV | | | $ m V_{P}$ | 50mV | | Fig. 7. Simulated Excess Current of Tunnel Diode Model (I<sub>Excess</sub>) Fig. 8. Simulates Band to Band of Tunnel Diode Model (IX) Fig. 9. Simulated Thermal Current of Tunnel Diode Model ( $I_{TH}$ ) Fig. 10. Simulated Forward Tunneling Characteristics of Tunnel Diode (Itot) # VI. TUNNEL DIODE OSCILLATOR CIRCUIT The term oscillator is used to describe a circuit which will produce a continuing, repeated waveform without input other # International Conference on Automation, Control, Engineering and Computer Science (ACECS'14) Proceedings - Copyright IPCO-2014, pp.186-191 ISSN 2356-5608 than perhaps a trigger [10]. There are many ways to create oscillator circuits. A simple TD oscillator is shown in figure 9 including the load RL, which also accounts for circuit losses, and the parallel tank circuit which determines the frequency of oscillations, Fig. 11. Oscillator circuit used for transient simulation. The principle of the tunnel diode oscillator (TDO) can be briefly described as follows. An LC-tank circuit is maintained at a constant amplitude resonance by supplying the circuit with external power to compensate for dissipation. This power is provided by a tunnel diode that is precisely forward biased with a voltage in the region of negative slope of its I-V characteristic, or the so-called negative resistance region. Such an arrangement makes it a self-resonant circuit as the power supplied by the diode maintains continuous oscillation of the LC-tank operating at a frequency given by the standard expression, $$w = \frac{1}{\sqrt{L.C}}$$ # VII. VALIDATION MODEL The parameterized Esaki tunnel diode model was implemented in a Spice circuit simulator. A transient simulation was also performed on a canonical oscillator circuit containing the tunnel diode to demonstrate the switching characteristics of the device. The circuit used along with the values of the components is shown in Figure 10. A snapshot of the simulated output voltage versus time in Figure 11 shows the circuit oscillating at approximately 150 MHz. The circuit of Fig. 10 was simulated using the Pspice 10.5 simulator with the following circuit elements and bias conditions: R1 =280 $\Omega$ , R2=20 $\Omega$ , R3=1K $\Omega$ , L = 100 nH, C1=100nF and V1 = 1V. Fig. 12. Tunnel diode based oscillator used in Spice simulations The principle of operation of the circuit is as follows: The tunnel diode has DC instability in its (NDR) region [11]. This means that if the tunnel diode is DC biased in the NDR region of its characteristic, it will oscillate; the oscillations resonant with the LC tank are selected. Fig. 13. Simulation results of the tunnel diode oscillator circuit with R1>R2 #### Voltage waveform #### Cuurent waveform Power loses waveform Fig. 14. Simulation results of the tunnel diode circuit with R1<R2 Fig. 11 and 12 shows the output signal trace of voltage, current and power loses with the TDO operating at a resonance frequency around 6 MHz. A clean nearly sinusoidal waveform is apparent with peak-to-peak amplitude of around 90mV. The amplitude can be adjusted by tuning the diode bias voltage in the narrow. # VIII. CONCLUSION In conclusion, the current-voltage characteristics of a tunnel diode were simulated and analyzed. Based on these simulations and the equivalent circuit of the diode, a Spice compatible model was created using the analog behavioral modeling (ABM) option. The model was used with other components to build an oscillator and investigate its performance. #### REFERENCES - [1] T. Akeyoshi, H. Matsuzaki, T. Itoh, T. Waho, J. Osaka and M. Yamamoto, "Applications of Resonant-Tunneling Diodes to High-Speed Digital ICs," Indium Phosphide and Related Materials 11, 405-410 (1999) - [2] B. Ricco and M. Ya. Azbel. Physics of resonant tunneling. the one-dimensional doublebarrier case. Physical Review B, 22, 1983. - [3] S.A. Kamh, and F.A.S. Soliman, "Applications of tunneling diodes as millimeter cascades oscillator systems", Solid State Electron., 48(1), 2004, 3-11 - [4] L. Esaki, "New phenomenon in narrow germanium p-n junctions," Physical Review, vol. 109, no. 2, pp. 603–604, 1958. - [5] M. W. Dashiell, R. T. Troeger, S. L. Rommel, T. N. Adam, P. R. Berger, C. Guedj, J. Kolodzey, A. C. Seabaugh, and R. Lake, "Current-voltage characteristics of high current density silicon Esaki diodes grown by molecular beam epitaxy and the influence of thermal annealing," IEEE Trans. Electron Devices, vol. 47, pp. 1707–1714, Sept. 2000. - [6] Mohsen Razavy. Quantum Theory of Tunneling. World Scientific Publishing Company, 2003. - [7] U. Auer, W. Prost, M. Agethen, F.-J. Tegude, R. Duschl, and K. Eberl, "Low-voltage MOBILE logic module based on Si/SiGe interband tunneling diodes," IEEE Electron Device Lett., vol. 22, pp. 215–217, May 2001. - [8] S.M. Sze, Physics of Semiconductor Devices, JohnWiley & Sons, New York, NY, USA, 2nd edition, 1981. - [9] D. Neculoiu and T. Tebeanu, "SPICE implementation of double barrier resonant tunnel diode model," in Proceedings of the International Semiconductor Conference (CAS '96), pp. 181– 184, Bucharest, Romania, October 1996. - [10] M. Hermle, G. Létay, S. P. Philipps and A. W. Bett, "Numerical simulation of tunnel diodes for multi-junction solar cells", Progress in Photovoltaics: Research and Applications, 16, 2008, pp. 409-418. - [11] V. K. Narasimhan, N. Yastrebova, C. E. Valdivia, D. Masson, S. Fafard, A. Jaouad, R. Arès, V. Aimez, T. J. Hall and K. Hinzer, "Effect of parameter variations on the current-voltage behaviour of AlGaAs tunnel junction model", Proc. of IEEE, 1st Microsystems and Nanoelectronics Research Conference, 2008, pp. 165-168